# **DS\_BASIC IP SPEC**

### **Table of Contents**

| Introduction                  | 2 |
|-------------------------------|---|
| Feature(silergy internal)     | 2 |
| Register Definition           | 2 |
| Register Map                  | 2 |
| Functional Details            | 3 |
| Block Diagram                 | 3 |
| Module input/output list      | 3 |
| DS_BASIC function description | 6 |

## Introduction

The DS\_BASIC module is used to convert input dual daisy chain signals to byte data rx\_data[8:0], and convert byte data tx\_data[8:0] to dual daisy chain outputs.

### **Feature**

Key features of the DS\_BASIC module are:

- Analysis received daisy chain data
- Send daisy chain data
- Direction control

## **Register Definition**

## **Register Map**

Table 1 DS\_1BASIC Register Map

| 1.0.00 1.20 <u>-</u> 1.27.10.10 1.10g/ |        |            |            |    |                     |    |             |          |         |         |
|----------------------------------------|--------|------------|------------|----|---------------------|----|-------------|----------|---------|---------|
| Name                                   | Add    | D7         | D6         | D5 | D4                  | D3 | D2          | D1       | D0      | Default |
| COMM_CONF2                             | 0x0003 | COMN_TX_DI | COMS_TX_DI |    | STACK_RESPONSE<5:0> |    |             |          | 00      |         |
| CTRL2                                  | 0x2003 |            |            |    |                     |    | CMP_BIST_GO | ADD_W_EN | SPI_DIR |         |

## **Functional Details**

## **Block Diagram**

The following diagram shows the DS\_BASIC architecture and internal modules and connections.



Figure 1 DS\_BASIC diagram

## Module input/output list

| Name             | Dir | Width | Discirption                               | duration          |
|------------------|-----|-------|-------------------------------------------|-------------------|
| rev_dsy_data     | О   | 9     | received daisy chain data                 | Level(32M domain) |
| neg_rx_en_dsy    | 0   | 1     | negedge of rx_en_dsy                      | 4 CLK_32M         |
| neg_rx_en_dsy_8M | 0   | 1     | negedge of rx_en_s_dsy or rx_en_n_dsy     | 1 CLK_REG         |
| neg_rx_en_s_dsy  | 0   | 1     | negedge of rx_en_s_dsy                    | 4 CLK_32M         |
| neg_rx_en_n_dsy  | 0   | 1     | negedge of rx_en_n_dsy                    | 4 CLK_32M         |
| MISS             | 0   | 1     |                                           |                   |
| ORDER            | 0   | 1     |                                           |                   |
| SYNCT            | 0   | 1     |                                           |                   |
| SYNCD            | 0   | 1     |                                           |                   |
| BIT              | 0   | 1     |                                           |                   |
| WR_COM_PLUS      | О   | 1     | daisy chain output data in positive phase | 8 CLK_32M         |
| WR_COM_MINUS     | О   | 1     | daisy chain output data in negtive phase  | 8 CLK_32M         |

| TX_EN_S            | 0 | 1  | enable daisy chain transmitting on S port               |                  |
|--------------------|---|----|---------------------------------------------------------|------------------|
| TX_EN_N            | О | 1  | enable daisy chain transmitting on N port               |                  |
| D2A_RX_EN_S        | О | 1  | enable daisy chain receiving on S port                  |                  |
| D2A_RX_EN_N        | О | 1  | enable daisy chain receiving on N port                  |                  |
| send_char_end_pos  | О | 1  | mark byte transmitting end time                         | 4 CLK_32M        |
| tx_crc             | О | 16 | crc16 result of tx_one                                  |                  |
| rx_en_n            | О | 1  | daisy chai signal is being received on N port           |                  |
| rx_en_s            | О | 1  | daisy chai signal is being received on S port           |                  |
| rx_en              | О | 1  | daisy chai signal is being received                     |                  |
| tx_en_32M          | О | 1  | sync send_start with CLK_32M                            | 2 CLK_32M        |
| neg_TX_EN_S        | О | 1  | negedge of TX_EN_S                                      | 1 CLK_32M        |
| neg_TX_EN_N        | О | 1  | negedge of TX_EN_N                                      | 1 CLK_32M        |
| clr_crc_dsy        | О | 1  | crc clear                                               | 3~4 CLK_32M      |
| TX_timeout         | О | 1  | no data to tranmit for a timeout time when TX_EN_X high |                  |
| pos_TBYTE_FAST     | О | 1  | fault flag: receiving data is too fast                  | 4 CLK_32M        |
| pos_TBYTE_TO       | О | 1  | fault flag: receiving data is too slow                  | 4 CLK_32M        |
| CLK_32M_SC         | I | 1  | CLK_32M after scan mux                                  |                  |
| resetb_CLK         | I | 1  | Asynchronous reset signal(synchronously released)       |                  |
| rstb_32M_ok_and_sr | I | 1  | CLK_32M_OK low or soft reset                            |                  |
| SOFT_RSTB_32M      | I | 1  | Soft reset                                              |                  |
| rst_spi            | I | 1  | When SPI_EN, reset spi                                  | 4 CLK_32M        |
| CLK_REG_SC         | I | 1  | Scan-mux result of 8MHz clock from CLK_32M              | 8MHz             |
| SLEEP_MODE         | I | 1  | Synchronous result of A2D_SLEEP_1P8 by CLK_256K_SC      | Level            |
| A2D_COM_PLUS_S     | I | 1  | Positive input comparator in S port                     | async            |
| A2D_COM_MINUS_S    | I | 1  | Negative input comparator in S port                     | async            |
| A2D_COM_PLUS_N     | I | 1  | Positive input comparator in N port                     | async            |
| A2D_COM_MINUS_N    | I | 1  | Negative input comparator in N port                     | async            |
| dev_addr_dlv       | I | 1  | Device address identify delivery                        | Level(8M domain) |
| dev_addr_dlv_spi   | I | 1  | Device address identify delivery when SPI_EN high       | Level(8M domain) |
| tx_data            | I | 9  | Data to be transmit                                     | CLK_REG domain   |
| state_tx_init      | I | 1  | tx_state is STATE_INIT                                  | 1 CLK_REG        |
| state_tx_pec       | I | 1  | tx_state is STATE_PEC                                   | 1 CLK_REG        |
| state_rx_init      | I | 1  | state is STATE_INIT                                     | 1 CLK_REG        |
| state_rx_bps       | I | 1  | state is STATE_BYPASS                                   | 1 CLK_REG        |
| response           | I | 1  | Current device response                                 | Level(8M domain) |
| pos_response       | I | 1  | Positive edge of response                               | 1 CLK_REG        |
| neg_response       | I | 1  | Negative edge of response                               | 1 CLK_REG        |
| pos_next_rps       | I | 1  | Current device is the next to response                  | 1 CLK_32M        |

| bypass_end       | I | 1  | Mark the ending time of a bypass byte                                                                  | 1 CLK_REG              |
|------------------|---|----|--------------------------------------------------------------------------------------------------------|------------------------|
| rx_dev_addr      | Ι | 1  | Receive 9'h1C0 when state is STATE_INT or STATE BYPASS                                                 | 4 CLK_32M              |
| cnt_rx_byte_num  | I | 8  | Rx byte numer                                                                                          | Level(8M domain)       |
| rd               | I | 1  | Current device in read station                                                                         | Level(8M domain)       |
| D2A_TOP_DEV      | I | 1  | Current device is fastest from bridge                                                                  | Level(8M domain)       |
| stack            | Ι | 1  | Stack operation                                                                                        | Level(8M domain)       |
| COMN_TX_DIS      | I | 1  | N port transmit disable                                                                                | Level(8M domain)       |
| COMS_TX_DIS      | Ι | 1  | S port transmit disable                                                                                | Level(8M domain)       |
| wait_re_clocking | I | 14 | Wait time before transmitting                                                                          | CLK_REG domain         |
| tx_start         | I | 1  | Transmitting start                                                                                     | 1 CLK_REG              |
| adr_idty_done    | I | 1  | Address identify done                                                                                  | Level(8M domain)       |
| tail_blanking    | I | 1  | Tail blanking time                                                                                     | Level(8M domain)       |
| SPI_EN           | I | 1  | SPI enable                                                                                             | async                  |
| SPI_DIR          | I | 1  | Direction configured by i2c_master                                                                     | Level(8M domain)       |
| SPI_RX_EN        | I | 1  | A byte is received by SPI interface                                                                    | 4 CLK_32M              |
| clr_crc_spi      | I | 1  | At SPI_CSB negedge, clr_crc_spi generate one pulse to set CRC result to default FFFF when SPI_EN high. | 4 CLK_32M              |
| RESP             | I | 1  | Response by bridge device                                                                              | Level(8M domain)       |
| spi_rx_pro       | I | 1  | Spi rx process                                                                                         | 4 CLK_32M              |
| neg_rx_en        | I | 1  | Negedge of rx_en                                                                                       | 1 CLK_REG              |
| next_rps         | Ι | 1  | Current device is the next to response                                                                 | Level(8M domain)       |
| rx_data          | I | 9  | Received data                                                                                          | Level(32M domain)      |
| TONE_TRANS_EN_N  | I | 1  | N port tone transmission enable                                                                        | Level(CLK_OUT domain)  |
| TONE_TRANS_EN_S  | I | 1  | S port tone transmission enable                                                                        | Level(CLK_OUT domain)  |
| rx_en_256K       | I | 1  | Daisy chain or spi rx_en                                                                               | Level(CLK_256K domain) |
| neg_tx_init      | I | 1  | Pulse after tx_state jump to STATE_INIT from STATE_PEC                                                 | 1 CLK_REG              |
| STACK_RESPONSE   | I | 6  | Internal time between response bytes                                                                   | Level(8M domain)       |
| FRAME_DONE       | Ι | 9  | Received frame done                                                                                    | 1 CLK_REG              |
| FR_CRC_FLT       | Ι | 1  | Frame CRC fault                                                                                        | 1 CLK_REG              |
| SCAN_MODE        | I | 1  | Scan mode                                                                                              | level                  |

### **Clock Domain**

The clock for DS\_BASIC is CLK\_32M\_SC.

## **DS\_BASIC** function description

### 1 D2A\_RX\_EN\_X and TX\_EN\_X

Requirements for D2A\_RX\_EN\_X and TX\_EN\_X by analog part:



- ① t3>400ns, t4>400ns
- ② t0>10ns
- ③ |t1|<=2ns, |t2|<=2ns
- ④ t5>=0

Figure 2 D2A\_RX\_EN\_X and TX\_EN\_X timing requirement by analog part  $\,$ 

### 1.1 D2A RX EN x:

D2A\_RX\_EN\_S and D2A\_RX\_EN\_N are both initial high(HWR005\_DS\_BASIC). When D2A\_RX\_EN\_S high, RX in S port is enabled. When D2A\_RX\_EN\_N is high, RX in N port is enabled.

Besides daisy chain receive control, D2A\_RX\_EN\_x also enable SPI receiving. When SPI\_EN high, BM20A is used as bridge. If SPI\_DIR is high, SPI replace the N port, so SPI\_MOSI can be received when D2A\_RX\_EN\_N high; If SPI\_DIR is low, SPI replace the S port, so SPI\_MOSI can be received when D2A\_RX\_EN\_S high. This feature is delivered by COPY\_NXT, which is an output from COMM\_CTRL, and is described in IP\_SPEC\_COMM\_CTRL.docx in detail. (HWR006\_DS\_BASIC, HWR010\_DS\_BASIC)



Figure 3 D2A\_RX\_EN\_X and D2A\_TX\_EN\_X in normal copy case

#### 1.1.1 D2A RX EN N:

When SPI EN high and SPI CLR DET high, or when SOFT RSTB low, D2A RX EN N reset to 1.

When no more data is being transmitting, TX timeout is generated, D2A RX EN N reset to 1.

When data comes from S port(A2D\_COM\_PLUS\_S and A2D\_COM\_MINUS\_S), D2A\_RX\_EN\_N shall change to 0(HWR007\_DS\_BASIC). When bit receiving timeout, D2A\_RX\_EN\_N shall change to 1.

When SPI replacing S port starts to receive data, which means ① SPI replace S port (SPI\_EN and !SPI\_DIR), ② SPI start to receive(clr\_crc\_spi) and ③ not in response procedure(RESP low), D2A RX EN N shall change to 0.

When BM20A is responsing data in S port, which means ①posedge of response ②D2A\_TOP\_DEV or response to single read command(!stack), and ③TX\_EN\_S high, D2A\_RX\_EN\_N shall change to 0. (HWR005\_DS\_BASIC)

When 500ns after transmitting ends(T2R high), D2A\_RX\_EN\_N changes to !tx\_n. (tx\_n means response on N port).

When received bit length overtime, D2A RX EN N reset to 1.

When sending TONE via N port(TONE\_TRANS\_EN\_N\_32M\_sync[1] high), D2A\_RX\_EN\_N change to 0(HWR005\_DS\_BASIC); When sending TONE via N port ends((|TONE\_TRANS\_EN\_N\_32M\_sync[4:0]) high and TONE\_TRANS\_EN\_N\_32M\_sync[1] low), D2A\_RX\_EN\_N change to !TONE\_TRANS\_EN\_N sync[3] & (state rx init | state rx bps).

### 1.1.2 D2A RX EN S:

When SPI EN high and SPI CLR DET high, or when SOFT RSTB low, D2A RX EN S reset to 1.

When no more data is being transmitting, TX timeout is generated, D2A RX EN S reset to 1.

When data comes from N port(A2D\_COM\_PLUS\_N and A2D\_COM\_MINUS\_N), D2A\_RX\_EN\_S shall change to 0(HWR007 DS BASIC). When bit receiving timeout, D2A RX EN S shall change to 1.

When SPI replacing N port starts to receive data, which means ①SPI replace N port (SPI\_EN and SPI\_DIR), ②SPI start to receive(clr\_crc\_spi, high pulse when SPI\_CSB negedge) and ③not in response procedure(RESP low), D2A RX EN S shall change to 0.

When responsing data in N port, which means ①posedge of response ②D2A\_TOP\_DEV or response to single read command(!stack), and ③ TX\_EN\_N high, D2A\_RX\_EN\_S shall change to 0. (HWR005 DS BASIC)

When 500us after transmitting ends (T2R high), D2A\_RX\_EN\_S changes to !tx\_s. (tx\_s means response on S port).

When received bit length overtime, D2A RX EN S reset to 1.

When sending TONE via S port (TONE\_TRANS\_EN\_S\_32M\_sync[1] high), D2A\_RX\_EN\_S change to 0(HWR005\_DS\_BASIC); When sending TONE via S port ends ((|TONE\_TRANS\_EN\_S\_32M\_sync[4:0]) high and TONE\_TRANS\_EN\_S\_32M\_sync[1] low), D2A\_RX\_EN\_S change to !TONE\_TRANS\_EN\_S\_32M\_sync[3] & (state rx init | state rx bps).

### 1.2 TX EN x:

TX\_EN\_S and TX\_EN\_N are both initial low. (HWR005\_DS\_BASIC)

1.2.1 TX EN N:

When SPI replacing N port(SPI\_EN & SPI\_DIR) and when response to spi\_master(RESP) and receiving data from last device(D2A RX EN S), D2A TX EN N is 0. (HWR001 BASIC CTRL)

When SPI EN high and SPI CLR DET high, or when SOFT RSTB low, TX EN N reset to 0.

When no more data is being transmitting, TX\_timeout is generated, TX\_EN\_N reset to 0.

When receiving data from N port and cnt bit>=5, TX EN N is 0.

For coping to opposite port(HWR002 DS BASIC):

When data comes from S port (A2D\_COM\_PLUS\_S and A2D\_COM\_MINUS\_S), after T<sub>r2t</sub>, TX\_EN\_N shall change to 1(can be disabled by COMN\_TX\_DIS) (HWR009\_DS\_BASIC). TX\_EN\_N shall change to 0 when coping ends. T<sub>r2t</sub> is half byte time in normal copies; T<sub>r2t</sub> is 75us after 1<sup>st</sup> address identify frame byte is received.

When bypass end, TX EN N is 0.

For response:

If Address Identify Command comes from N port, after the frame has been copied to opposite S port, Response shall be in "1<sup>st</sup> device, 2<sup>nd</sup> device ... top device" order. TX\_EN\_N shall be high(can be disabled by COMN TX DIS) after T<sub>reponse</sub> (HWR009 DS BASIC). TX EN N shall change to 0 when response ends.

If Stack Read Command comes from N port, after the frame has been copied to opposite S port, Response shall be in "top device, (top-1)st device ... 1st device" order. All response frames by other devices shall be copied via N port. After coping, TX\_EN\_N shall be high(can be disabled by COMN\_TX\_DIS) after T<sub>reponse</sub> (HWR009\_DS\_BASIC). TX\_EN\_N shall change to 0 when response ends.

If Single Read Command comes from N port, after the frame has been copied to opposite S port, if current device is chosen to response, after coping, TX\_EN\_N shall be high(can be disabled by COMN\_TX\_DIS) after T<sub>reponse</sub> (HWR009\_DS\_BASIC). TX\_EN\_N shall change to 0 when response ends. If current device is not chosen to response, TX\_EN\_N follow copy logic.

For Address identify command, T<sub>response</sub> shall be typically 24us. For other commands, T<sub>response</sub> shall be typically 30us.

```
1.2.2 TX EN S:
```

When SPI replacing S port(SPI\_EN & !SPI\_DIR) and when response to spi\_master(RESP) and receiving data from last device(D2A RX EN S), D2A TX EN S is 0. (HWR001 BASIC CTRL)

When SPI\_EN high and SPI\_CLR\_DET high, or when SOFT\_RSTB low, TX\_EN\_S reset to 0.

When no more data is being transmitting, TX timeout is generated, TX EN S reset to 0.

When receiving data from S port and cnt bit>=5, TX EN S is 0.

For coping to opposite port(HWR002 DS BASIC):

When data comes from N port (A2D\_COM\_PLUS\_N and A2D\_COM\_MINUS\_N), after T<sub>r2t</sub>, TX\_EN\_S shall change to 1(can be disabled by COMS\_TX\_DIS) (HWR009\_DS\_BASIC). TX\_EN\_S shall change to 0

when coping ends.  $T_{r2t}$  is half byte time in normal copies;  $T_{r2t}$  is 75us after 1<sup>st</sup> address identify frame byte is received.

When bypass end, TX EN S is 0.

If Address identify Command comes from S port, after the frame has been copied to opposite N port, Response shall be in "1st device, 2nd device ... top device" order. TX\_EN\_S shall be high(can be disabled by COMS\_TX\_DIS) after Treponse (HWR009\_DS\_BASIC). TX\_EN\_S shall change to 0 when response ends.

If Stack Read Command comes from S port, after the frame has been copied to opposite N port, Response shall be in "top device, (top-1)st device ... 1st device" order. All response frames by other devices shall be copied via S port. After coping, TX\_EN\_S shall be high(can be disabled by COMS\_TX\_DIS) after T<sub>reponse</sub> (HWR009 DS BASIC). TX EN S shall change to 0 when response ends.

If Single Read Command comes from S port, after the frame has been copied to opposite N port, if current device is chosen to response, after coping, TX\_EN\_S shall be high(can be disabled by COMS\_TX\_DIS) after T<sub>reponse</sub> (HWR009\_DS\_BASIC). TX\_EN\_S shall change to 0 when response ends. If current device is not chosen to response, TX\_EN\_S follow copy logic.

For Address identify command, T<sub>response</sub> shall be typically 24us. For other commands, T<sub>response</sub> shall be typically 30us.



Figure 4 D2A RX EN X and D2A TX EN X in address identify case



Figure 5 D2A\_RX\_EN\_X and D2A\_TX\_EN\_X in stack read case



Figure 6 D2A\_RX\_EN\_X and D2A\_TX\_EN\_X in single read case

### 2 Receiving

Ideally, daisy chain signal is shaped like this:



Figure 3 ideal daisy chain signal

In fact, daisy chain signal may shaped like the following figure, the middle of each bit is shown in blue dummy lines, it is named "middle line" in the following description.



Figure4 real daisy chain signal

Capture received data(HWR001\_DS\_BASIC, HWR006\_COMM\_CTRL):

2.1 Filter input daisy chain signals:

Input filter capture A2D\_COM\_PLUS\_X and A2D\_COM\_MINUS\_X every clock(in this module, clock is CLK\_32M\_SC). Only when 2 success values are the same, the value is regarded as real, and will go on to next operations.



Figure 5 input filter

#### 2.2 Bit length[4:0]

At beginning, bit\_length[4:0] shall be updated every byte. As the preamble half bit may disappear, it shall not be calculated.



Figure 6 bit length generation

Bit length[4:0] is the average value of cnt 1bit pos[4:0] and cnt 1bit neg[4:0].

2.3 cnt\_pre\_edge[4:0], cnt\_gap\_edge[3:0], gap\_edge\_updated and gap\_edge[3:0]

These 4 signals are generated to mark the middle line of each bit. (HWR003 DS BASIC)

Cnt\_pre\_edge[4:0] counts the interval time between falling edges of p\_dly\_x[3] or m\_dly\_x[3] at middle line time range. Middle line time range is defined as when cnt\_pre\_edge equals to BIT LENGTH\*(0.75, 1.25). cnt pre edge[4:0] start counting at the 2<sup>nd</sup> falling edge of m dly x[3].



### Figure7 cnt\_pre\_edge start to count

Cnt\_gap\_edge[3:0] counts the gap time between 2nd half and 1st half of each bit. Cnt\_gap\_edge[3:0] starts counting at the 1st time cnt\_pre\_edge[4:0] clears.

Gap\_edge\_updated is defined to ensure gap\_edge update only once per bit. Gap\_edge\_updated is high when cnt\_gap\_edge[3:0] reset(2<sup>nd</sup> half of each bit comes), and is low after bit grap time.

Gap\_edge[3:0] keep the maximum cnt\_gap\_edge[3:0] until next time cnt\_pad\_edge[3:0] reset to 0.



Figure8 cnt\_pre\_edge, cnt\_gap\_edge, gap\_edge\_updated and gap\_edge

### 2.4 buf h lst half[7:0], buf h 2nd half[7:0], buf l lst half[7:0], buf l 2nd half[7:0]



Figure 9.1 buf\_p[15:0] and buf\_m[15:0](first half bit)

7

0

16-bit P\_FFO

815 B14 B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0

16-bit N\_BFO

0.5×BIT\_LENGTH[4:0]-0.5×GAP\_EDGE[3:0]

Figure 9.2 buf\_p[15:0] and buf\_m[15:0](second half bit)

These 4 signals are generated to vote for the received bit(HWR004\_DS\_BASIC):

### 2.4.1 buf p[15:0] and buf m[15:0]

During a byte receiving time(rx\_en\_s\_dsy or rx\_en\_n\_dsy), buf\_p[15:0] and buf\_m[15:0] are updated every CLK\_32M\_SC.

In detail, when rx\_en\_s\_dsy, buf\_p[15:0] is updated every CLK\_32M\_SC by p\_dly\_s[3],

buf m[15:0] is updated every CLK 32M SC by m dly s[3];

when  $rx_en_n_dsy$ ,  $buf_p[15:0]$  is updated every CLK\_32M\_SC by  $p_dly_n[3]$ ,

buf m[15:0] is updated every CLK 32M SC by m dly n[3].

### 2.4.2 buf diff[15:0]

buf\_diff[15:0] is the xor-ed result of buf\_p[15:0] and buf\_m[15:0]. Only complementary values can be used.

2.4.3 buf h lst half[7:0] and buf 1 lst half[7:0]

As the first half bit is distinguished (cnt\_gap\_edge[3:0]/2) clocks later than real middle bit time, buf\_h\_lst\_half[7:0] is the higher cnt\_gap\_edge[3:1] bits of complementary value of buf\_p[15:0]; buf\_l\_lst\_half[7:0] is the higher cnt\_gap\_edge[3:1] bits of complementary value of ~buf\_p[15:0];

2.4.5 buf h 2nd half[7:0] and buf 1 2nd half[7:0]

Second half bit is distinguished ((BIT LENGTH[4:0]-GAP EDGE[3:0])/2) clocks later than the beginning time of 2<sup>nd</sup> half bit.

buf h 2nd half[7:0] is complementary value of buf p[7:0], and buf 1 2nd half[7:0] is complementary value of ~buf p[7:0].

### 2.5 Cnt hh[3:0] and cnt ll[3:0]

Cnt\_hh[3:0] count the A2D\_COM\_PLUS\_x high and A2D\_COM\_MINUS\_x low time during the 1<sup>st</sup> half bit time, and count the A2D COM MINUS x high and A2D COM PLUS x low time during the 2<sup>nd</sup> half bit time.

 $Cnt\_ll[3:0]$  count the A2D\_COM\_MINUS\_x high and A2D\_COM\_PLUS\_x low time during the 1<sup>st</sup> half bit time, and count the A2D\_COM\_PLUS\_x high and A2D\_COM\_MINUS\_x low time during the 2<sup>nd</sup> half bit time.

#### 2.6 Grap moment[2:0]

Grap\_moment[2:0] is defined to mark the time to grap bit value. Grap\_moment[0] is high when gap of cnt\_pre\_edge and gap\_edge equals to (bit\_length - gap\_edge)/2. High pulse is delivered to grap\_moment[1], grap moment[2] one by one.

Grap\_moment[1] is the real grap time for p\_bit. So it's also assigned as grap\_pulse.

### 2.7 P bit

P bit is the received bit data.

When grap moment [1] is high, if cnt hh[3:0] > cnt ll[3:0], p bit is high;

if cnt 
$$h[3:0] \le cnt \ l[3:0]$$
, p bit is low.

### 2.8 Cnt\_bit[4:0]

Cnt bit[4:0] counts the number of bits in each byte.

#### 2.9 Rev dsy data[8:0]

When (cnt\_bit[4:0] == 5'h3) and grap\_pulse, p\_bit means sof bit. Except for sof bit, following bits are in LSB-first order. Rev\_dsy\_data[8] is sof bit, rev\_dsy\_data[7:0] are MSB-first received data.

### 2.10 Rx en x dsy m, rx en x dsy, rx en x, rx en and neg rx en dsy

Rx en x dsy m and rx en x dsy are defined to differ daisy chain signals from tone.

Rx\_en\_x\_dsy\_m is high only between the 1<sup>st</sup> and 2<sup>nd</sup> rising edge of m\_dly\_x[3]. If no 2<sup>nd</sup> rising edge is detected, rx\_en\_x\_dsy\_m will clear to 0 when timeout (no new m\_dly\_x[3]'s rising edge is detected for 63 CLK 32M clocks).

 $Rx_en_x_dsy$  is high when  $p_dly_x[3]$ 's rising edge when  $rx_en_x_dsy_m$  high. Normally,  $rx_en_x_dsy$  is low when a byte is completely received. If tone signals are received,  $rx_en_x_dsy$  will clear to 0 when timeout(no new  $p_dly_x[3]$ 's posedge is detected for 32 CLK\_32M clocks).

Rx en x considers the SPI ports and rx en x dsy.

If SPI replace S port(SPI EN & !SPI DIR), rx en s is 0, else rx en s is rx en s dsy.

If SPI replace N port(SPI\_EN & SPI\_DIR), rx\_en\_n is 0, else rx\_en\_n is rx\_en\_n\_dsy.

Rx\_en is the or-ed result of rx\_en\_s\_dsy and rx\_en\_n\_dsy. All data are only captured when rx\_en high(HWR012 DS BASIC).

Neg rx en dsy is the negedge of rx en.



### 2.11 Tail blanking and idle clear(HWR011 DS BASIC)

Tail\_blanking is a mask signal to avoid receiving. It is defined to ignore tail from analog part. After a byte is completely received, within  $(500+8*STACK\_RESPONSE*T_{CLK\_32M})$ ns, no edges of p\_dly\_x[3] and m\_dly\_x[3] shall be used for receiving.

Idle\_clear is a clear signal for cnt\_m\_dly\_neg[1:0], which counts the number of m\_dly\_x[3]'s falling edge. When cnt\_m\_dly\_neg[1:0] gets clear, all information about the last byte is totally removed. Idle\_clear is high if p\_dly\_x[3] and m\_dly\_x[3] and tail\_blanking are all 0 for 500ns. Idle\_clear is low when p\_dly\_x[3] or m\_dly\_x[3] is high.



Figure11 tail\_blanking and idle\_clear

### 3 Transmitting

After tx start(from instance u COMM CTRL) high, u DS BASIC starts to transmit data.

3.1 Send start and tx en[1:0]

Rising edge of tx start lead to signals send start and tx en[1:0].

3.2 Cnt tx bit[4:0], cnt tx bit num[3:0] and tx character ends(HWR006 COMM CTRL)

When transmitting starts, tx\_en[0] high. cnt\_tx\_bit[4:0] starts to count the main clock number per bit. Cnt\_tx\_bit\_num[3:0] starts to count the number of bits per byte.

When (cnt\_tx\_bit\_num[3:0]>=4'hD), a byte is completely transmitted, tx\_character\_ends is high

3.1 Tx one(HWR006 COMM CTRL)

Tx\_one captures data one bit by one bit(according to cnt\_tx\_bit[4:0] and cnt\_tx\_bit\_num[3:0]) from tx\_data[8:0](from instance u\_COMM\_CTRL). Tx\_data[8] is the first bit, others are in LSB-first order. When in 1<sup>st</sup> half bit(cnt\_tx\_bit[4:0]<8), tx\_one is the inverted value of last bit; when in 2<sup>nd</sup> half bit, tx\_one is the value of current bit.

3.3 WR COM PLUS and WR COM MINUS(HWR006 COMM CTRL)

WR\_COM\_PLUS and WR\_COM\_MINUS influence the final output D2A\_WR\_COM\_PLUS and D2A\_WR\_COM\_MINUS. WR\_COM\_PLUS and WR\_COM\_MINUS are complementary signals which output tx one bit by bit.

3.2 Tx\_crc[15:0]

Tx\_crc[15:0] is result of CRC16 algorithm with polynomial 8005(X16+X15+X2+1), initial CRC 16'hFFFF, using tx one as input bit stream.